# Sandeep Polisetty

25 High street, Unit 3, Greenfield MA-01301. 🎝 413-801-3855 🛛 spolisetty@umass.edu 🔚 Linkedin 👩 Google Scholar

## **EDUCATION**

Ph.D., Computer Science

**University of Massachusetts Amherst** M.S, Computer Science

Indian Institute of Technology

B.Tech, M.Tech, Naval Architecture

## GOALS

I aspire to build infrastructure that is fueling the AI revolution. Efficient and easy to adopt frameworks are especially important with rising hardware costs. To support these goals, I have worked at various levels across the framework such as efficient kernel design, parallelization strategies, compiler abstractions and hardware aware models to optimize performance.

## SELECTED PUBLICATIONS

| <b>GSplit: Scaling graph neural network training on large graphs via split-parallelism</b><br>S Polisetty, J Liu, K Falus, YR Fung, SH Lim, H Guan, M Serafini | under submission |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| <b>Accelerating graph sampling for graph machine learning using GPUs</b>                                                                                       | Eurosys          |
| A Jangda, <u>S Polisetty</u> , A Guha, M Serafini                                                                                                              | 2021             |
| <b>Graphmini: Accelerating graph pattern matching using auxiliary graphs</b>                                                                                   | PACT             |
| J Liu, <u>S Polisetty</u> , H Guan, M Serafini                                                                                                                 | 2023             |

## WORK EXPERIENCE

## Intel

AI Frameworks Engineer Intern

- · Worked on the torch extensions for large language models using inductor framework to utilize hardware optimized frameworks such as OneDNN and XeTLA
- Benchmarked the performance of quantization optimizations on important families of GenAI models such as Llama and Owen

## Reservoir Labs (acquired by Qualcomm)

**Research Engineer Intern** 

- Extended TVM intermediate representation Relay to support dynamic shape operators (eg. embedding bag) and generate c-code for downstream polyhedral compiler.
- Wrote transformation passes such as shape propagation and affine loop identification to increase the scope for polyhedral optimizations which are restricted to affine loops

## Amazon

Software Engineer Intern

May 2018 - August 2018 Seattle, WA

January 2021 - Present

May 2024 – August 2024

May 2021 - August 2021

Santa Clara, CA

Remote, NY

- Extended in-house consistency service, to support zookeeper clients while maintaining original consistency protocol.
- Documented proof of correctness and unit test pass rate leading to improved adoption by end users.

## **RESEARCH EXPERIENCE**

## Distributed graph machine learning

advised by Prof. Marco Serafini and Prof. Hui Guan

- Designed a novel distributed sampling and training paradigm to eliminate redundancy across multiple mini-batches in GNN training across multiple GPUs
- Designed efficient abstractions to minimally change existing training and sampling loops. Light weight novel data structures and optimal CUDA kernels where designed to perform inter-GPU communication and co-ordination efficiently.
- Performed extensive experiments across different model architectures and hardware configurations. Our approach allows for deeper GNN models and outperforms the state of the art benchmarks such as Quiver and DGL upto **2x**. (work under submission)

Aug 2020 – Present Amherst, MA

Aug 2016 - May 2020 Amherst. MA

Sep 2008 - May 2013 Kharagpur, India

## Large Scale Semantic Scholar Paper Recommendation

at John Hopkins Speech and Language Workshop

- Processed massive semantic scholar database consisting of all published research, utilizing highly parallel cluster computing to create datasets consumable by deep learning frameworks.
- Used temporal partitioning of the graph and unified virtual adressing to train an extremely large graph containing over 500 GB of data on commodity V100 GPUs.
- Decreased training time further by using edge selection to limit training edges. The resulting GAT model delivered competitive accuracy relative to state of the art techniques based on matrix factorization, as well as decreasing training time to under a day from one week. (currently under submission)

## **GPU sampling for GNN**

advised by Prof. Marco Serafini

• Integrated a novel in-GPU transit node-centric sampler called Nextdoor across various state-of-the-art graph training pipelines using torch extension to demonstrate the robustness of the designed abstraction and end to end training performance improvements (Published at Eurosys - 2021)

## **Efficient Graph Mining**

advised by Prof. Marco Serafini

November 2020

September 2020 - March 2021

• Worked on eliminating redundancy in graph pattern mining by constructing light weight intermediate structures. Modified existing graph pattern matching algorithms to utilize these light weight structures resulting in speedups upto **2x** over the state of the art frameworks.(Published at PACT-2023)

## **TECHNICAL SKILLS**

**Languages**: C/C++, CUDA, python, java **Frameworks**: tensorflow, pytorch, DGL, TVM, pybind, NSightSystems

## SERVICES

- Reviewer SC-2024
- Artifact Evaluater OSDI-2024, ATC-2024
- Artifact Evaluater OSDI-2020

#### June 2023 - Aug 2023